Zakładka z wyszukiwarką danych komponentów
  Polish  ▼
ALLDATASHEET.PL

X  

74LV4799PW Arkusz danych(PDF) 11 Page - NXP Semiconductors

Numer części 74LV4799PW
Szczegółowy opis  Timer for NiCd and NiMH chargers
Download  18 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Producent  PHILIPS [NXP Semiconductors]
Strona internetowa  http://www.nxp.com
Logo PHILIPS - NXP Semiconductors

74LV4799PW Arkusz danych(HTML) 11 Page - NXP Semiconductors

Back Button 74LV4799PW Datasheet HTML 7Page - NXP Semiconductors 74LV4799PW Datasheet HTML 8Page - NXP Semiconductors 74LV4799PW Datasheet HTML 9Page - NXP Semiconductors 74LV4799PW Datasheet HTML 10Page - NXP Semiconductors 74LV4799PW Datasheet HTML 11Page - NXP Semiconductors 74LV4799PW Datasheet HTML 12Page - NXP Semiconductors 74LV4799PW Datasheet HTML 13Page - NXP Semiconductors 74LV4799PW Datasheet HTML 14Page - NXP Semiconductors 74LV4799PW Datasheet HTML 15Page - NXP Semiconductors Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 18 page
background image
Philips Semiconductors
Product specification
74LV4799
Timer for NiCd and NiMH chargers
1998 Apr 20
11
Error free operation, even under extreme conditions.
Several measures are taken in the circuit design to ensure
error–free operation, even with very low supply voltages. Moreover,
the circuit has been made very insensitive to the effects of external
fields. The measures taken during the design are:
Use of synchronous logic
Bistable POR instead of monostable POR
Data retention assured below a supply voltage of 0.9 V.
Debounce circuitry on DIS input (maximum expected debounce
time = 10 ms)
Schmitt trigger on PWRS (power sense) input and on DIS input
Special oscillator security to prevent any malfunction.
Synchronous logic and bistable POR.
Use of synchronous logic results in much lower sensitivity to spikes
on input pins. The POR is adapted to fit well into a synchronous
environment. An increasing supply voltage sets the POR. The POR
output signal is routed to the control logic and divider/counter. it is
synchronized with the on–chip clock. After all flip–flops are reset, a
reset acknowledge signal is generated which resets the POR. This
method ensures that the POR signal is acknowledged in all cases,
even at very low voltages.
Data retention.
The circuit may be used in an application where an electric motor is
present. When the motor is switched on, it will disturb the supply
voltage for a short period. The POR level is set at such a level that,
even with very low supply voltages, the POR will not respond during
motor switch on. The flip–flops will retain their data during the supply
voltage disturbance because of the inherent data retention of any
CMOS gate. However, when the battery is almost completely
discharged and the motor switch is activated, the dip on the supply
voltage line can be too large. The retention of the POR is therefore
made deliberately worse than that of the internal flip–fops. The POR
will therefore respond long before the flip–flops will loose their data.
This results in a proper start condition for a new charge cycle.
Debounce circuitry on DIS input.
A discharge cycle is activated by a switch. To protect the circuit from
any bounce of the switch contacts, de–bounce circuitry is provided
at the DIS input. The circuitry allows a switch de–bounce time of
max. 10 ms.
Schmitt trigger on PWRS (power sense) input.
The PWRS input can be corrupted by high transients due to
disturbances on the mains supply. To suppress any false triggering,
the PWRS input is provided with a Schmitt–trigger. However, for
some applications, it is advisable to connect a low–value capacitor
(150 pF min.) between the PWRS input and GND.
Special oscillator security to prevent any malfunction.
The excellent performance of the oscillator is achieved by using
linear op–amp techniques. The oscillator consists of an internal
reference, two comparators and a latch. Care was taken to design a
very reliable oscillator even with a supply voltage below 0.9 V. If one
of the comparators ceases to operate with a supply voltage below
0.9 V, the latch will not be corrupted. Priority was given to stop the
oscillator rather than allow uncontrolled oscillation.
All these measures result in reliable 1-cell to 4-cell battery charge
management.
Remaining energy indication:
The scan test facility can be used as a remaining energy indication
because the value of the counter can be read–out at the scan output
(MOLLI/SCO). This is achieved by briefly interrupting the normal
mode of operation, putting the circuit in the scan mode
(pin 14 = HIGH), and reading–out of the counter value. The circuit is
then returned to the normal mode (pin 14 = LOW or open).
Read–out procedure: The contents of the counter flip–flops can be
read–out in the scan mode. To ensure that there is no disturbance of
the circuit function, it is essential to either create a round coupled loop
by linking the MOLLI/SCO output (pin 6) directly to the SCI input
pin 15), or to shift–in the serial data of the scan line at the SCI input
after completion of the read out cycle. 49 clock pulses are needed on
the Iosc input (pin 13) to shift–out the contents of the whole scan line.
The most–significant bit of the counter will appear at the MOLLI/SCO
output after the last clock pulse. The least–significant bit after the
penultimate clock pulse, etc. Selecting the last three or four bits will
yield sufficiently high accuracy to obtain the counter value which
represents the remaining energy of the battery.
SV01647
R C
SCI
SCAN
SEL
PWRS
LED
V in
EN
n.c.
EN
V CC
MOLLI
DIS
1
5
7
14
15
9
6
16
2
43
10
11
12
13
8
R D
R S
IOSC
R Z
LOAD
battery
buzzer
74LV4799
220 V
110 V
AC
mains
BC557
BYD13D
BZD23
BYD13D
BZD23
BYD13D
BYD13D
BC547
BC327/
BC636
BC557
Figure 2. Typical application of the low-voltage 74LV4799.


Podobny numer części - 74LV4799PW

ProducentNumer częściArkusz danychSzczegółowy opis
logo
NXP Semiconductors
74LV4020 NXP-74LV4020 Datasheet
117Kb / 20P
   14-stage binary ripple counter
Rev. 01-29 November 2005
74LV4020D NXP-74LV4020D Datasheet
117Kb / 20P
   14-stage binary ripple counter
Rev. 01-29 November 2005
74LV4020DB NXP-74LV4020DB Datasheet
117Kb / 20P
   14-stage binary ripple counter
Rev. 01-29 November 2005
74LV4020N NXP-74LV4020N Datasheet
117Kb / 20P
   14-stage binary ripple counter
Rev. 01-29 November 2005
74LV4020PW NXP-74LV4020PW Datasheet
117Kb / 20P
   14-stage binary ripple counter
Rev. 01-29 November 2005
More results

Podobny opis - 74LV4799PW

ProducentNumer częściArkusz danychSzczegółowy opis
logo
NXP Semiconductors
TEA1101 PHILIPS-TEA1101 Datasheet
748Kb / 20P
   Battery monitor for Nicd and NiMH chargers
May 1993
TEA1100 PHILIPS-TEA1100 Datasheet
628Kb / 19P
   Battery monitor for Nicd and NiMH chargers
TEA1104 PHILIPS-TEA1104 Datasheet
119Kb / 16P
   Cost effective battery monitor and fast charge IC for NiCd and NiMH chargers
1996 Feb 26
TEA1103 PHILIPS-TEA1103 Datasheet
302Kb / 28P
   Fast charge ICs for NiCd and NiMH batteries
1999 Jan 27
TEA1102 PHILIPS-TEA1102 Datasheet
306Kb / 28P
   Fast charge ICs for NiCd, NiMH, SLA and LiIon
1999 Jan 27
logo
TEMIC Semiconductors
U2402B TEMIC-U2402B Datasheet
317Kb / 17P
   Fast Charge Controller for NiCd/NiMH Batteries
U2405B TEMIC-U2405B Datasheet
312Kb / 17P
   Fast Charge Controller for Drained NiCd/NiMH Batteries
logo
Texas Instruments
BQ2002 TI-BQ2002 Datasheet
134Kb / 12P
[Old version datasheet]   NiCd/NiMH Fast-Charge Management ICs
JANUARY 1999
logo
Maxim Integrated Produc...
MAX712 MAXIM-MAX712_02 Datasheet
777Kb / 17P
   NiCd/NiMH Battery Fast-Charge Controllers
Rev 5; 4/02
logo
Texas Instruments
BQ2002D TI-BQ2002D Datasheet
117Kb / 12P
[Old version datasheet]   NiCd/NiMH Fast-Charge Management ICs
JANUARY 2000
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18


Arkusz danych Pobierz

Go To PDF Page


Link URL




Polityka prywatności
ALLDATASHEET.PL
Czy Alldatasheet okazała się pomocna?  [ DONATE ] 

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Linki   |   Lista producentów
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com