Zakładka z wyszukiwarką danych komponentów
Selected language     Polish  ▼
Nazwa części
         Szczegóły


ADC0804LCJ Datasheet(Arkusz danych) 18 Page - National Semiconductor (TI)

[Old version datasheet] Texas Instruments acquired National semiconductor.
Numer części ADC0804LCJ
Szczegółowy opis  8-Bit μP Compatible A/D Converters
Pobierz  41 Pages
Scroll/Zoom Zoom In 100% Zoom Out
Producent  NSC [National Semiconductor (TI)]
Strona internetowa  http://www.national.com
Logo 

 18 page
background image
Functional Description (Continued)
2.0 FUNCTIONAL DESCRIPTION
The ADC0801 series contains a circuit equivalent of the
256R network. Analog switches are sequenced by succes-
sive approximation logic to match the analog difference input
voltage [V
IN(+)−VIN(−)] to a corresponding tap on the R
network. The most significant bit is tested first and after 8
comparisons (64 clock cycles) a digital 8-bit binary code
(1111 1111 = full-scale) is transferred to an output latch and
then an interrupt is asserted (INTR makes a high-to-low
transition). A conversion in process can be interrupted by
issuing a second start command. The device may be oper-
ated in the free-running mode by connecting INTR to the WR
input with CS =0. To ensure start-up under all possible
conditions, an external WR pulse is required during the first
power-up cycle.
On the high-to-low transition of the WR input the internal
SAR latches and the shift register stages are reset. As long
as the CS input and WR input remain low, the A/D will remain
in a reset state.
Conversion will start from 1 to 8 clock
periods after at least one of these inputs makes a low-to-high
transition.
A functional diagram of the A/D converter is shown in
Figure
4. All of the package pinouts are shown and the major logic
control paths are drawn in heavier weight lines.
The converter is started by having CS and WR simulta-
neously low. This sets the start flip-flop (F/F) and the result-
ing “1” level resets the 8-bit shift register, resets the Interrupt
(INTR) F/F and inputs a “1” to the D flop, F/F1, which is at the
input end of the 8-bit shift register. Internal clock signals then
transfer this “1” to the Q output of F/F1. The AND gate, G1,
combines this “1” output with a clock signal to provide a reset
signal to the start F/F. If the set signal is no longer present
(either WR or CS is a “1”) the start F/F is reset and the 8-bit
shift register then can have the “1” clocked in, which starts
the conversion process. If the set signal were to still be
present, this reset pulse would have no effect (both outputs
of the start F/F would momentarily be at a “1” level) and the
8-bit shift register would continue to be held in the reset
mode. This logic therefore allows for wide CS and WR
signals and the converter will start after at least one of these
signals returns high and the internal clocks again provide a
reset signal for the start F/F.
Transfer Function
DS005671-85
Error Plot
DS005671-86
FIGURE 3. Clarifying the Error Specs of an A/D Converter
Accuracy=±12 LSB
www.national.com
18




Html Pages

1  2  3  4  5  6  7  8  9  10  11  12  13  14  15  16  17  18  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  37  38  39  40  41 


Datasheet Download




Link URL

Czy Alldatasheet okazała się pomocna?  [ DONATE ]  

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Dodaj do ulubionych   |   Linki   |   Lista producentów
All Rights Reserved© Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  , Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp  |   Russian : Alldatasheetru.com
Korean : Alldatasheet.co.kr   |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com  |   Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl