Zakładka z wyszukiwarką danych komponentów
  Polish  ▼
ALLDATASHEET.PL

X  

AD9059BRSZ Arkusz danych(PDF) 7 Page - Analog Devices

Numer części AD9059BRSZ
Szczegółowy opis  Dual 8-Bit, 60 MSPS A/D Converter
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Producent  AD [Analog Devices]
Strona internetowa  http://www.analog.com
Logo AD - Analog Devices

AD9059BRSZ Arkusz danych(HTML) 7 Page - Analog Devices

Back Button AD9059BRSZ Datasheet HTML 3Page - Analog Devices AD9059BRSZ Datasheet HTML 4Page - Analog Devices AD9059BRSZ Datasheet HTML 5Page - Analog Devices AD9059BRSZ Datasheet HTML 6Page - Analog Devices AD9059BRSZ Datasheet HTML 7Page - Analog Devices AD9059BRSZ Datasheet HTML 8Page - Analog Devices AD9059BRSZ Datasheet HTML 9Page - Analog Devices AD9059BRSZ Datasheet HTML 10Page - Analog Devices AD9059BRSZ Datasheet HTML 11Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 12 page
background image
REV. A
AD9059
–7–
THEORY OF OPERATION
The AD9059 combines Analog Devices’ proprietary MagAmp
gray code conversion circuitry with flash converter technology to
provide dual high performance 8-bit ADCs in a single low cost
monolithic device. The design architecture ensures low power,
high speed, and 8-bit accuracy.
The AD9059 provides two linked ADC channels that are clocked
from a single ENCODE input (see Functional Block Diagram).
The two ADC channels simultaneously sample the analog inputs
(AINA and AINB) and provide noninterleaved parallel digital
outputs (D0A–D7A and D0B–D7B). The voltage reference
(VREF) is internally connected to both ADCs so channel gains
and offsets will track if external reference control is desired.
The analog input signal is buffered at the input of each ADC
channel and applied to a high speed track-and-hold. The track-
and-hold circuit holds the analog input value during the
conversion process (beginning with the rising edge of the
ENCODE command). The track-and-hold’s output signal passes
through the gray code and flash conversion stages to generate
coarse and fine digital representations of the held analog input
level. Decode logic combines the multistage data and aligns the
8-bit word for strobed outputs on the rising edge of the ENCODE
command. The MagAmp/Flash architecture of the AD9059
results in three pipeline delays for the output data.
USING THE AD9059
Analog Inputs
The AD9059 provides independent single-ended high impedance
(150 k
Ω) analog inputs for the dual ADCs. Each input requires a
dc bias current of 6
µA (typical) centered near 2.5 V (±10%). The
dc bias may be provided by the user or may be derived from the
ADC’s internal voltage reference. Figure 2 shows a low cost dc
bias implementation that allows the user to capacitively couple
ac signals directly into the ADC without additional active cir-
cuitry. For best dynamic performance, the VREF pin should
be decoupled to ground with a 0.1
µF capacitor (to minimize
modulation of the reference voltage), and the bias resistor should
be approximately 1 k
Ω.
1
3
1k
1k
AINA
AINB
VREF
AD9059
0.1µF
0.1µF
0.1µF
5V
VINA
(1V p-p)
EXTERNAL VREF
(OPTIONAL)
VINB
(1V p-p)
28
Figure 2. Capacity Coupled AD9059
Figure 3 shows typical connections for high performance dc
biasing using the ADC’s internal voltage reference. All compo-
nents may be powered from a single 5 V supply (analog input
signals are referenced to ground).
28
1
10k
1k
AINA
AINB
VREF
AD9059
0.1µF
+5V
VINA
VIN B
(–0.5V TO +0.5V)
10k
+5V
5V
AD8041
AD8041
1k
1k
1k
3
Figure 3. DC-Coupled AD9059 (VIN Inverted)
Voltage Reference
A stable and accurate 2.5 V voltage reference is built into the
AD9059 (VREF). The reference output is used to set the ADC
gain/offset and can provide dc bias for the analog input signals.
The internal reference is tied to the ADC circuitry through an
800
Ω internal impedance and is capable of providing 300 µA
external drive current (for dc biasing the analog input or other
user circuitry).
Some applications may require greater accuracy, improved
temperature performance, or gain adjustments that cannot be
obtained using the internal reference. An external voltage may
be applied to the VREF pin to overdrive the internal voltage
reference for gain adjustment of up to
±10% (the VREF pin is
internally tied directly to the ADC circuitry). ADC gain and
offset will vary simultaneously with external reference adjust-
ment with a 1:1 ratio (a 2% or 50 mV adjustment to the 2.5 V
reference varies ADC gain by 2% and ADC offset by 50 mV).
Theoretical input voltage range versus reference input voltage
may be calculated using the following equations.
Vp
p
VREF
V
VREF
V
VREF
V
V
VREF
V
RANGE
MIDSCALE
TOP OF RANGE
RANGE
BOTTOM OF RANGE
RANGE
()
.
−=
=
=+
=
−−
−−
25
2
2
The external reference should have a 1 mA minimum sink/
source current capability to ensure complete overdrive of the
internal voltage reference.


Podobny numer części - AD9059BRSZ

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
AD9059BRS AD-AD9059BRS Datasheet
190Kb / 12P
   Dual 8-Bit, 60 MSPS A/D Converter
REV. 0
AD9059BRS AD-AD9059BRS Datasheet
252Kb / 13P
   Dual 8-Bit, 60 MSPS A/D Converter
More results

Podobny opis - AD9059BRSZ

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
AD9059 AD-AD9059 Datasheet
190Kb / 12P
   Dual 8-Bit, 60 MSPS A/D Converter
REV. 0
AD9059 AD-AD9059_17 Datasheet
252Kb / 13P
   Dual 8-Bit, 60 MSPS A/D Converter
AD9059 AD-AD9059_15 Datasheet
231Kb / 12P
   Dual 8-Bit, 60 MSPS A/D Converter
REV. A
AD9057 AD-AD9057 Datasheet
184Kb / 12P
   8-Bit 40 MSPS/60 MSPS/80 MSPS A/D Converter
REV. B
AD9057BRSZ-40 AD-AD9057BRSZ-40 Datasheet
286Kb / 12P
   8-Bit 40 MSPS/60 MSPS/80 MSPS A/D Converter
REV. D
AD9057 AD-AD9057_03 Datasheet
360Kb / 12P
   8-Bit 40 MSPS/60 MSPS/80 MSPS A/D Converter
REV. D
AD9057BRSZ-80 AD-AD9057BRSZ-80 Datasheet
172Kb / 12P
   8-Bit 40 MSPS/60 MSPS/80 MSPS A/D Converter
REV. D
AD9057BRSZ-60 AD-AD9057BRSZ-60 Datasheet
360Kb / 12P
   8-Bit 40 MSPS/60 MSPS/80 MSPS A/D Converter
REV. D
AD9057 AD-AD9057_15 Datasheet
360Kb / 12P
   8-Bit 40 MSPS/60 MSPS/80 MSPS A/D Converter
REV. D
logo
Fujitsu Component Limit...
MB40768H FUJITSU-MB40768H Datasheet
132Kb / 16P
   D/A Converter (1-ch, 8-bit, 60 MSPS)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


Arkusz danych Pobierz

Go To PDF Page


Link URL




Polityka prywatności
ALLDATASHEET.PL
Czy Alldatasheet okazała się pomocna?  [ DONATE ] 

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Linki   |   Lista producentów
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com