Zakładka z wyszukiwarką danych komponentów
  Polish  ▼
ALLDATASHEET.PL

X  

AD7224BQ Arkusz danych(PDF) 6 Page - Analog Devices

Numer części AD7224BQ
Szczegółowy opis  LC2MOS 8-Bit DAC with Output Amplifiers
Download  8 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Producent  AD [Analog Devices]
Strona internetowa  http://www.analog.com
Logo AD - Analog Devices

AD7224BQ Arkusz danych(HTML) 6 Page - Analog Devices

  AD7224BQ Datasheet HTML 1Page - Analog Devices AD7224BQ Datasheet HTML 2Page - Analog Devices AD7224BQ Datasheet HTML 3Page - Analog Devices AD7224BQ Datasheet HTML 4Page - Analog Devices AD7224BQ Datasheet HTML 5Page - Analog Devices AD7224BQ Datasheet HTML 6Page - Analog Devices AD7224BQ Datasheet HTML 7Page - Analog Devices AD7224BQ Datasheet HTML 8Page - Analog Devices  
Zoom Inzoom in Zoom Outzoom out
 6 / 8 page
background image
AD7224
REV. B
–6–
Table I. AD7224 Truth Table
RESET
LDAC
WR
CS
Function
H
L
L
L
Both Registers are Transparent
H
X
H
X
Both Registers are Latched
H
H
X
H
Both Registers are Latched
H
H
L
L
Input Register Transparent
HH
g
L
Input Register Latched
H
L
L
H
DAC Register Transparent
HL
g
H
DAC Register Latched
L
X
X
X
Both Registers Loaded
With All Zeros
g
H
H
H
Both Register Latched With All Zeros
and Output Remains at Zero
g
L
L
L
Both Registers are Transparent and
Output Follows Input Data
H = High State, L = Low State, X = Don’t Care.
All control inputs are level triggered.
The contents of both registers are reset by a low level on the
RESET
line. With both registers transparent, the RESET line
functions like a zero override with the output brought to 0 V for
the duration of the RESET pulse. If both registers are latched, a
“LOW” pulse on RESET will latch all 0s into the registers and
the output remains at 0 V after the RESET line has returned
“HIGH”. The RESET line can be used to ensure power-up to
0 V on the AD7224 output and is also useful, when used as a
zero override, in system calibration cycles. Figure 3 shows the
input control logic for the AD7224.
INPUT DATA
LDAC
WR
CS
RESET
DAC
REGISTER
INPUT
REGISTER
Figure 3. Input Control Logic
t2
t1
t2
t1
t4
t3
t3
t4
DATA
VALID
t5
t6
DATA
IN
CS
WR
LDAC
NOTES:
1. ALL INPUT SIGNAL RISE AND FALL TIMES MEASURED FROM 10% TO 90% OF V
DD .
tr = tf = 20ns OVER VDD RANGE
2. TIMING MEASUREMENT REFERENCE LEVEL IS
V
INH + VINL
2
Figure 4. Write Cycle Timing Diagram
SPECIFICATION RANGES
For the DAC to maintain specified accuracy, the reference volt-
age must be at least 4 V below the VDD power supply voltage.
This voltage differential is required for correct generation of bias
voltages for the DAC switches.
With dual supply operation, the AD7224 has an extended VDD
range from +12 V
± 5% to +15 V ± 10% (i.e., from +11.4 V to
+16.5 V). Operation is also specified for a single VDD power
supply of +15 V
± 5%.
Performance is specified over a wide range of reference voltages
from 2 V to (VDD – 4 V) with dual supplies. This allows a range
of standard reference generators to be used such as the AD580,
a +2.5 V bandgap reference and the AD584, a precision +10 V
reference. Note that in order to achieve an output voltage range
of 0 V to +10 V, a nominal +15 V
± 5% power supply voltage is
required by the AD7224.
GROUND MANAGEMENT
AC or transient voltages between AGND and DGND can cause
noise at the analog output. This is especially true in micropro-
cessor systems where digital noise is prevalent. The simplest
method of ensuring that voltages at AGND and DGND are
equal is to tie AGND and DGND together at the AD7224. In
more complex systems where the AGND and DGND intertie is
on the backplane, it is recommended that two diodes be con-
nected in inverse parallel between the AD7224 AGND and
DGND pins (IN914 or equivalent).
Applying the AD7224
UNIPOLAR OUTPUT OPERATION
This is the basic mode of operation for the AD7224, with the
output voltage having the same positive polarity as VREF. The
AD7224 can be operated single supply (VSS = AGND) or with
positive/negative supplies (see op-amp section which outlines
the advantages of having negative VSS). Connections for the uni-
polar output operation are shown in Figure 5. The voltage at
VREF must never be negative with respect to DGND. Failure to
observe this precaution may cause parasitic transistor action and
possible device destruction. The code table for unipolar output
operation is shown in Table II.
DAC
DB7
DB0
3
V
DD
V
REF
CS
WR
LDAC
RESET
V
SS
AGND
DGND
AD7224
V
OUT
DATA
(8-BIT)
Figure 5. Unipolar Output Circuit
Table III. Unipolar Code Table
DAC Register Contents
MSB
LSB
Analog Output
1 1 1 1
1 1 1 1
+V
REF
255
256


1 0 0 0
0 0 0 1
+V
REF
129
256


1 0 0 0
0 0 0 0
+V
REF
128
256


=+
V REF
2
0 1 1 1
1 1 1 1
+V
REF
127
256


0 0 0 0
0 0 0 1
+V
REF
1
256


0 0 0 0
0 0 0 0
0 V
Note: 1 LSB
= V
REF
() 2−8
()=V
REF
1
256




Podobny numer części - AD7224BQ

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
AD7224BQ AD-AD7224BQ Datasheet
228Kb / 8P
   LC2MOS 8-Bit DAC with Output Amplifiers
REV. B
More results

Podobny opis - AD7224BQ

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
AD7224KNZ AD-AD7224KNZ Datasheet
231Kb / 8P
   LC2MOS 8-Bit DAC with Output Amplifiers
REV. B
AD7224 AD-AD7224 Datasheet
228Kb / 8P
   LC2MOS 8-Bit DAC with Output Amplifiers
REV. B
AD7228UQ AD-AD7228UQ Datasheet
169Kb / 8P
   LC2MOS Octal 8-Bit DAC
REV. A
AD7228KN AD-AD7228KN Datasheet
210Kb / 8P
   LC2MOS Octal 8-Bit DAC
REV. A
AD7228UQ AD-AD7228UQ Datasheet
169Kb / 8P
   LC2MOS Octal 8-Bit DAC
REV. A
AD7228KR AD-AD7228KR Datasheet
210Kb / 8P
   LC2MOS Octal 8-Bit DAC
REV. A
AD7228 AD-AD7228 Datasheet
457Kb / 16P
   LC2MOS Octal 8-Bit DAC
AD7228BQ AD-AD7228BQ Datasheet
169Kb / 8P
   LC2MOS Octal 8-Bit DAC
REV. A
AD7228LP AD-AD7228LP Datasheet
169Kb / 8P
   LC2MOS Octal 8-Bit DAC
REV. A
AD7224 AD-AD7224_15 Datasheet
231Kb / 8P
   LC MOS 8-Bit DAC with Output Amplifiers
REV. B
More results


Html Pages

1 2 3 4 5 6 7 8


Arkusz danych Pobierz

Go To PDF Page


Link URL




Polityka prywatności
ALLDATASHEET.PL
Czy Alldatasheet okazała się pomocna?  [ DONATE ] 

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Linki   |   Lista producentów
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com