Zakładka z wyszukiwarką danych komponentów
  Polish  ▼
ALLDATASHEET.PL

X  

ADSP-21364SBBC-ENG Arkusz danych(PDF) 2 Page - Analog Devices

Numer części ADSP-21364SBBC-ENG
Szczegółowy opis  SHARC Processor
Download  52 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Producent  AD [Analog Devices]
Strona internetowa  http://www.analog.com
Logo AD - Analog Devices

ADSP-21364SBBC-ENG Arkusz danych(HTML) 2 Page - Analog Devices

  ADSP-21364SBBC-ENG Datasheet HTML 1Page - Analog Devices ADSP-21364SBBC-ENG Datasheet HTML 2Page - Analog Devices ADSP-21364SBBC-ENG Datasheet HTML 3Page - Analog Devices ADSP-21364SBBC-ENG Datasheet HTML 4Page - Analog Devices ADSP-21364SBBC-ENG Datasheet HTML 5Page - Analog Devices ADSP-21364SBBC-ENG Datasheet HTML 6Page - Analog Devices ADSP-21364SBBC-ENG Datasheet HTML 7Page - Analog Devices ADSP-21364SBBC-ENG Datasheet HTML 8Page - Analog Devices ADSP-21364SBBC-ENG Datasheet HTML 9Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 2 / 52 page
background image
DR
AF
T
Rev. PrB
|
Page 2 of 52
|
September 2004
ADSP-21364
Preliminary Technical Data
KEY FEATURES – PROCESSOR CORE
At 333 MHz (3.0 ns) core instruction rate, the ADSP-21364
performs 2 GFLOPS/666 MMACS
3M bit on-chip single-ported SRAM (1M Bit in blocks 0 and 1,
and 0.50M Bit in blocks 2 and 3) for simultaneous access by
core processor and DMA
4M bit on-chip single-ported mask-programmable ROM (2M
bit in block 0 and 2M bit in block 1)
Dual Data Address Generators (DAGs) with modulo and
bit-reverse addressing
Zero-overhead looping with single-cycle loop setup, provid-
ing efficient program sequencing
Single Instruction Multiple Data (SIMD) architecture
provides:
Two computational processing elements
Concurrent execution
Code compatibility with other SHARC family members at
the assembly level
Parallelism in busses and computational units allows sin-
gle cycle execution (with or without SIMD) of a multiply
or ALU operation, a dual memory read or write, and an
instruction fetch
Transfers between memory and core at a sustained 5.4
Gbytes/s bandwidth at 333 MHz core instruction rate
INPUT/OUTPUT FEATURES
DMA Controller supports:
25 DMA channels for transfers between ADSP-21364 internal
memory a variety of peripherals
32-bit DMA transfers at core clock speed, in parallel with full-
speed processor execution
Asynchronous parallel port provides access to asynchronous
external memory
16 multiplexed address/data lines support 24-bit address
external address range with 8-bit data or 16-bit address
external address range with 16-bit data
55 Mbyte per sec transfer rate
External memory access in a dedicated DMA channel
8- to 32- bit and 16- to 32-bit packing options
Programmable data cycle duration: 2 to 31 CCLK
Digital audio interface (DAI) includes six serial ports, two Pre-
cision Clock Generators, an Input Data Port, three timers,
eight-channel asynchronous sample rate converter, and a
Signal routing unit
Six dual data line serial ports that operate at up to 50M bit/s
on each data line—each has a clock, frame sync and two
data lines that can be configured as either a receiver or
transmitter pair
Left-justified Sample Pair and I2S Support, programmable
direction for up to 24 simultaneous receive or transmit
channels using two I2S compatible stereo devices per serial
port
TDM support for telecommunications interfaces including
128 TDM channel support for newer telephony interfaces
such as H.100/H.110
Up to 12 TDM stream support, each with 128 channels per
frame
Companding selection on a per channel basis in TDM mode
Input data port provides an additional input path to the
SHARC core, configurable as eight channels of serial data
or seven channels of serial data and a single channel of up
to 20-bit wide parallel data
Signal routing unit provides configurable and flexible con-
nections between all DAI components–six serial ports, two
precision clock generators, an input data port with a data
acquisition port, one SPI port, eight channels of asynchro-
nous sample rate converters, three timers, 10 interrupts,
six flag inputs, six flag outputs, and 20 SRU I/O pins
(DAI_Px)
Two Serial Peripheral Interfaces (SPI): primary on dedicated
pins, secondary on DAI pins provide:
Master or slave serial boot through primary SPI
Full-duplex operation
Master-Slave mode multi-master support
Open drain outputs
Programmable baud rates, clock polarities and phases
3 Muxed Flag/IRQ lines
1 Muxed Flag/Timer expired line
DEDICATED AUDIO COMPONENTS
S/PDIF Compatible Digital Audio receiver/transmitter
supports:
EIAJ CP-340 (CP-1201), IEC-958, AES/EBU standards
Left justified, I2S or right justified serial data input with 16,
18, 20 or 24 bit word widths (transmitter)
Two channel mode and Single Channel Double Frequency
(SCDF) mode
Sample Rate Converter (SRC) Contains a Serial Input Port, De-
emphasis Filter providing up to -140db SNR performance,
Sample Rate Converter (SRC) and Serial Output Port
Supports Left Justified, I2S, TDM and Right Justified 24, 20,
18 and 16 bit serial formats (input)
Pulse Width Modulation provides:
16 PWM outputs configured as four groups of four outputs
Supports center-aligned or edge-aligned PWM waveforms
Can generate complementary signals on two outputs in
paired mode or independent signals in nonpaired mode
PLL has a wide variety of software and hardware multi-
plier/divider ratios
Dual voltage: 3.3 V I/O, 1.2 V core
Available in 136-ball Mini-BGA and 144-lead LQFP Packages


Podobny numer części - ADSP-21364SBBC-ENG

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
ADSP-21364 AD-ADSP-21364 Datasheet
2Mb / 52P
   SHARC Processor
REV. A
ADSP-21364BBC-1AA AD-ADSP-21364BBC-1AA Datasheet
2Mb / 52P
   SHARC Processor
REV. A
ADSP-21364BBCZ-1AA AD-ADSP-21364BBCZ-1AA Datasheet
2Mb / 52P
   SHARC Processor
REV. A
ADSP-21364BSWZ-1AA AD-ADSP-21364BSWZ-1AA Datasheet
1Mb / 56P
   SHARC Processors
Rev. G
ADSP-21364KBC-1AA AD-ADSP-21364KBC-1AA Datasheet
2Mb / 52P
   SHARC Processor
REV. A
More results

Podobny opis - ADSP-21364SBBC-ENG

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
ADSP-21262 AD-ADSP-21262 Datasheet
1Mb / 44P
   SHARC Processor
REV. A
ADSP-21362 AD-ADSP-21362 Datasheet
2Mb / 52P
   SHARC Processor
REV. A
ADSP-21060CZ-160 AD-ADSP-21060CZ-160 Datasheet
949Kb / 64P
   SHARC Processor
Rev. F
ADSP-21489BSWZ-4B AD-ADSP-21489BSWZ-4B Datasheet
1Mb / 68P
   SHARC Processor
REV. B
ADSP-21477KCPZ-1A AD-ADSP-21477KCPZ-1A Datasheet
1Mb / 76P
   SHARC Processor
REV. C
ADSP-21060CZ-160 AD-ADSP-21060CZ-160 Datasheet
811Kb / 64P
   SHARC Processor
Rev. F
ADSP-21062LCSZ-160 AD-ADSP-21062LCSZ-160 Datasheet
811Kb / 64P
   SHARC Processor
Rev. F
ADSP-21060KS-160 AD-ADSP-21060KS-160 Datasheet
817Kb / 64P
   SHARC Processor
Rev. F
ADSP-21469BBCZ-3 AD-ADSP-21469BBCZ-3 Datasheet
2Mb / 72P
   SHARC Processor
REV. 0
ADSP-21375 AD-ADSP-21375 Datasheet
1Mb / 42P
   SHARC Processor
Rev. PrB
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52


Arkusz danych Pobierz

Go To PDF Page


Link URL




Polityka prywatności
ALLDATASHEET.PL
Czy Alldatasheet okazała się pomocna?  [ DONATE ] 

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Linki   |   Lista producentów
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com