Zakładka z wyszukiwarką danych komponentów |
|
ADSP-21364SBBC-ENG Arkusz danych(PDF) 2 Page - Analog Devices |
|
ADSP-21364SBBC-ENG Arkusz danych(HTML) 2 Page - Analog Devices |
2 / 52 page DR AF T Rev. PrB | Page 2 of 52 | September 2004 ADSP-21364 Preliminary Technical Data KEY FEATURES – PROCESSOR CORE At 333 MHz (3.0 ns) core instruction rate, the ADSP-21364 performs 2 GFLOPS/666 MMACS 3M bit on-chip single-ported SRAM (1M Bit in blocks 0 and 1, and 0.50M Bit in blocks 2 and 3) for simultaneous access by core processor and DMA 4M bit on-chip single-ported mask-programmable ROM (2M bit in block 0 and 2M bit in block 1) Dual Data Address Generators (DAGs) with modulo and bit-reverse addressing Zero-overhead looping with single-cycle loop setup, provid- ing efficient program sequencing Single Instruction Multiple Data (SIMD) architecture provides: Two computational processing elements Concurrent execution Code compatibility with other SHARC family members at the assembly level Parallelism in busses and computational units allows sin- gle cycle execution (with or without SIMD) of a multiply or ALU operation, a dual memory read or write, and an instruction fetch Transfers between memory and core at a sustained 5.4 Gbytes/s bandwidth at 333 MHz core instruction rate INPUT/OUTPUT FEATURES DMA Controller supports: 25 DMA channels for transfers between ADSP-21364 internal memory a variety of peripherals 32-bit DMA transfers at core clock speed, in parallel with full- speed processor execution Asynchronous parallel port provides access to asynchronous external memory 16 multiplexed address/data lines support 24-bit address external address range with 8-bit data or 16-bit address external address range with 16-bit data 55 Mbyte per sec transfer rate External memory access in a dedicated DMA channel 8- to 32- bit and 16- to 32-bit packing options Programmable data cycle duration: 2 to 31 CCLK Digital audio interface (DAI) includes six serial ports, two Pre- cision Clock Generators, an Input Data Port, three timers, eight-channel asynchronous sample rate converter, and a Signal routing unit Six dual data line serial ports that operate at up to 50M bit/s on each data line—each has a clock, frame sync and two data lines that can be configured as either a receiver or transmitter pair Left-justified Sample Pair and I2S Support, programmable direction for up to 24 simultaneous receive or transmit channels using two I2S compatible stereo devices per serial port TDM support for telecommunications interfaces including 128 TDM channel support for newer telephony interfaces such as H.100/H.110 Up to 12 TDM stream support, each with 128 channels per frame Companding selection on a per channel basis in TDM mode Input data port provides an additional input path to the SHARC core, configurable as eight channels of serial data or seven channels of serial data and a single channel of up to 20-bit wide parallel data Signal routing unit provides configurable and flexible con- nections between all DAI components–six serial ports, two precision clock generators, an input data port with a data acquisition port, one SPI port, eight channels of asynchro- nous sample rate converters, three timers, 10 interrupts, six flag inputs, six flag outputs, and 20 SRU I/O pins (DAI_Px) Two Serial Peripheral Interfaces (SPI): primary on dedicated pins, secondary on DAI pins provide: Master or slave serial boot through primary SPI Full-duplex operation Master-Slave mode multi-master support Open drain outputs Programmable baud rates, clock polarities and phases 3 Muxed Flag/IRQ lines 1 Muxed Flag/Timer expired line DEDICATED AUDIO COMPONENTS S/PDIF Compatible Digital Audio receiver/transmitter supports: EIAJ CP-340 (CP-1201), IEC-958, AES/EBU standards Left justified, I2S or right justified serial data input with 16, 18, 20 or 24 bit word widths (transmitter) Two channel mode and Single Channel Double Frequency (SCDF) mode Sample Rate Converter (SRC) Contains a Serial Input Port, De- emphasis Filter providing up to -140db SNR performance, Sample Rate Converter (SRC) and Serial Output Port Supports Left Justified, I2S, TDM and Right Justified 24, 20, 18 and 16 bit serial formats (input) Pulse Width Modulation provides: 16 PWM outputs configured as four groups of four outputs Supports center-aligned or edge-aligned PWM waveforms Can generate complementary signals on two outputs in paired mode or independent signals in nonpaired mode PLL has a wide variety of software and hardware multi- plier/divider ratios Dual voltage: 3.3 V I/O, 1.2 V core Available in 136-ball Mini-BGA and 144-lead LQFP Packages |
Podobny numer części - ADSP-21364SBBC-ENG |
|
Podobny opis - ADSP-21364SBBC-ENG |
|
|
Link URL |
Polityka prywatności |
ALLDATASHEET.PL |
Czy Alldatasheet okazała się pomocna? [ DONATE ] |
O Alldatasheet | Reklama | Kontakt | Polityka prywatności | Linki | Lista producentów All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |