Zakładka z wyszukiwarką danych komponentów
  Polish  ▼
ALLDATASHEET.PL

X  

TDAT162G52 Arkusz danych(PDF) 8 Page - Agere Systems

Numer części TDAT162G52
Szczegółowy opis  MARS짰2G5 P-Pro (TDAT162G52) SONET/SDH 155/622/2488 Mbits/s Data Interface
Download  810 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Producent  AGERE [Agere Systems]
Strona internetowa  
Logo AGERE - Agere Systems

TDAT162G52 Arkusz danych(HTML) 8 Page - Agere Systems

Back Button TDAT162G52 Datasheet HTML 4Page - Agere Systems TDAT162G52 Datasheet HTML 5Page - Agere Systems TDAT162G52 Datasheet HTML 6Page - Agere Systems TDAT162G52 Datasheet HTML 7Page - Agere Systems TDAT162G52 Datasheet HTML 8Page - Agere Systems TDAT162G52 Datasheet HTML 9Page - Agere Systems TDAT162G52 Datasheet HTML 10Page - Agere Systems TDAT162G52 Datasheet HTML 11Page - Agere Systems TDAT162G52 Datasheet HTML 12Page - Agere Systems Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 810 page
background image
MARS2G5 P-Pro (TDAT162G52) SONET/SDH
Data Sheet
155/622/2488 Mbits/s Data Interface
August 18, 2004
8
Agere Systems Inc.
List of Tables
Table
Page
Table 1. List of the Clock Domains in the MARS2G5 P-Pro, SONET/SDH Mode.................................................. 34
Table 2. MARS2G5 P-Pro Device Product Line—Data Port Summary.................................................................. 37
Table 3. Pin Assignments for 792-Pin PBGA and 600-Pin LBGA by Pin Number Order ....................................... 38
Table 4. Pin Assignments for 792-Pin PBGA by Signal Name............................................................................... 62
Table 5. Pin Assignments for 600-Pin LBGA by Pin Number Order....................................................................... 87
Table 6. Pin Assignments for 600-Pin LBGA by Signal Name ............................................................................... 92
Table 7. Pin Descriptions—Line Interface Signals ................................................................................................. 97
Table 8. Pin Descriptions—TOH Interface Signals............................................................................................... 102
Table 9. Pin Descriptions—Enhanced UTOPIA Interface Signals........................................................................ 104
Table 10. Pin Descriptions—Microprocessor Interface Signals............................................................................ 117
Table 11. Pin Descriptions—General-Purpose I/O Signals: Interface Signals ..................................................... 118
Table 12. Pin Descriptions—JTAG Interface Signals ........................................................................................... 119
Table 13. Pin Descriptions—Power Signals ......................................................................................................... 120
Table 14. PLL Test Outputs.................................................................................................................................. 122
Table 15. Pin Descriptions—No-Connect Pins..................................................................................................... 122
Table 16. Leakage Test Pin.................................................................................................................................. 122
Table 17. Device Address Space Assignment ..................................................................................................... 123
Table 18. MPU Modes.......................................................................................................................................... 124
Table 19. Microprocessor Interface Synchronous Write Cycle Specifications ..................................................... 126
Table 20. Microprocessor Interface Synchronous Read Cycle Specifications ..................................................... 128
Table 21. Microprocessor Interface Asynchronous Write Cycle Specifications.................................................... 130
Table 22. Microprocessor Interface Asynchronous Read Cycle Specifications ................................................... 132
Table 23. PM Reset Signal Provisioning .............................................................................................................. 158
Table 24. MPU_VERR[0—5], Version Control Registers (RO) ............................................................................ 164
Table 25. MPU_ISR, Interrupt Status Register (RO or COR/W) .......................................................................... 165
Table 26. MPU_CNDR, Condition Register (RO)................................................................................................. 166
Table 27. MPU_IMR, Interrupt Mask Register (R/W) ........................................................................................... 166
Table 28. MPU_ICLRR, Interrupt Clear Register (R/W) ....................................................................................... 167
Table 29. MPU_SWRSR, Software Reset Register (R/W)................................................................................... 167
Table 30. MPU_GPIO_CTLR, GPIO Output Value (R/W).................................................................................... 168
Table 31. MPU_PROVISION0, Provisioning Register 0 (R/W) ............................................................................ 168
Table 32. MPU_PROVISION1, Provisioning Register 1 (R/W) ............................................................................ 168
Table 33. MPU_LPBKCTLR, Loopback Control Register (R/W) .......................................................................... 169
Table 34. MPU_GPIOCFG, GPIO Configuration Register (R/W)......................................................................... 169
Table 35. MPU_GPIO_OER[1—2], GPIO Output Enable (R/W).......................................................................... 170
Table 36. MPU_PDN1, Powerdown Register 1 (R/W) ......................................................................................... 171
Table 37. MPU_PDN2, Powerdown Register 2 (R/W) ......................................................................................... 171
Table 38. MPU_PDN3, Powerdown Register 3 (R/W) ......................................................................................... 171
Table 39. MPU_SCRATCHR, Scratch Register (R/W)......................................................................................... 171
Table 40. MPU_TDAT16_MODER, MARS2G5 P-Pro Mode Selection Register (R/W)....................................... 171
Table 41. MPU_LI_MODER, Register (R/W) ....................................................................................................... 172
Table 42. MPU_HSI_TST_CTL, High-Speed Interface Control ........................................................................... 172
Table 43. MPU_HSI_LPBKR, High-Speed Interface Loopback Register............................................................. 172
Table 44. MPU Register Map ............................................................................................................................... 173
Table 45. Line Interface Modes ............................................................................................................................ 177
Table 46. Nominal dc Power for Suggested Terminations ................................................................................... 179
Table 47. Receive Line-Side Timing Specifications ............................................................................................. 182
Table 48. Transmit Line-Side Timing Specifications ............................................................................................ 183
Table 49. Framing Bytes Observed for Framing Integrity..................................................................................... 188
Table 50. TOAC Channel Output Versus Time-Slot Assignment ......................................................................... 195
Table 51. Transport Overhead Bytes Received Via RxTOAC Interface............................................................... 196


Podobny numer części - TDAT162G52

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Agere Systems
TDAT042G51A-3BLL1 AGERE-TDAT042G51A-3BLL1 Datasheet
4Mb / 310P
   TDAT SONET/SDH 155/622/2488 Mbits/s Data Interfaces
TDAT04622 AGERE-TDAT04622 Datasheet
4Mb / 310P
   TDAT SONET/SDH 155/622/2488 Mbits/s Data Interfaces
More results

Podobny opis - TDAT162G52

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Agere Systems
TDAT04622 AGERE-TDAT04622 Datasheet
4Mb / 310P
   TDAT SONET/SDH 155/622/2488 Mbits/s Data Interfaces
TMXF84622 AGERE-TMXF84622 Datasheet
902Kb / 62P
   TMXF84622 155 Mbits/s/622 Mbits/s Interface SONET/SDH x84/x63 Ultramapper
logo
PMC-Sierra, Inc
PM5319 PMC-PM5319 Datasheet
46Kb / 2P
   SONET/SDH Interface for 622 & 155 Mbit/s
logo
TriQuint Semiconductor
TQ8101C TRIQUINT-TQ8101C Datasheet
227Kb / 14P
   622/155 Mb/s SONET/SDH MDFP
logo
PMC-Sierra, Inc
PM5315 PMC-PM5315 Datasheet
57Kb / 2P
   SONET/SDH Payload Extractor/Aligner for 2488 Mbit/s
logo
Agere Systems
TMXF28155 AGERE-TMXF28155 Datasheet
9Mb / 606P
   TMXF28155 Super Mapper 155/51 Mbits/s SONET/SDH x28/x21 DS1/E1
logo
Applied Micro Circuits ...
S3029 AMCC-S3029 Datasheet
88Kb / 11P
   SONET/SDH/ATM 155 MBIT/S QUAD TRANSCEIVER
logo
Vitesse Semiconductor C...
VSC8111 VITESSE-VSC8111 Datasheet
139Kb / 26P
   ATM/SONET/SDH 155/622 Mb/s Transceiver Mux/Demux with Integrated Clock Generation
logo
PMC-Sierra, Inc
PM5313 PMC-PM5313 Datasheet
3Mb / 646P
   SONET/SDH PAYLOAD EXTRACTOR/ALIGNER FOR 622 MBIT/S
logo
Intel Corporation
LXT6155 INTEL-LXT6155 Datasheet
314Kb / 50P
   155 Mbps SDH/SONET/ATM Transceiver
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100  ...More


Arkusz danych Pobierz

Go To PDF Page


Link URL




Polityka prywatności
ALLDATASHEET.PL
Czy Alldatasheet okazała się pomocna?  [ DONATE ] 

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Linki   |   Lista producentów
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com