Zakładka z wyszukiwarką danych komponentów
  Polish  ▼
ALLDATASHEET.PL

X  

GS8162V72CGC-333I Arkusz danych(PDF) 1 Page - GSI Technology

Numer części GS8162V72CGC-333I
Szczegółowy opis  256K x 72 18Mb S/DCD Sync Burst SRAMs
Download  29 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Producent  GSI [GSI Technology]
Strona internetowa  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS8162V72CGC-333I Arkusz danych(HTML) 1 Page - GSI Technology

  GS8162V72CGC-333I Datasheet HTML 1Page - GSI Technology GS8162V72CGC-333I Datasheet HTML 2Page - GSI Technology GS8162V72CGC-333I Datasheet HTML 3Page - GSI Technology GS8162V72CGC-333I Datasheet HTML 4Page - GSI Technology GS8162V72CGC-333I Datasheet HTML 5Page - GSI Technology GS8162V72CGC-333I Datasheet HTML 6Page - GSI Technology GS8162V72CGC-333I Datasheet HTML 7Page - GSI Technology GS8162V72CGC-333I Datasheet HTML 8Page - GSI Technology GS8162V72CGC-333I Datasheet HTML 9Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 1 / 29 page
background image
GS8162V72CC-333/300/250/200/150
256K x 72
18Mb S/DCD Sync Burst SRAMs
333 MHz–150 MHz
1.8 V VDD
1.8 V I/O
209-Bump BGA
Commercial Temp
Industrial Temp
Preliminary
Rev: 1.01 2/2005
1/29
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Features
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 1.8 V +10%/–10% core power supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 209-bump BGA package
• Pb-Free 209-bump BGA package available
Functional Description
Applications
The GS8162V72CC is an 18,874,368-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although of a
type originally developed for Level 2 Cache applications supporting
high performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main store to
networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control inputs
(ADSP, ADSC, ADV), and write control inputs (Bx, BW, GW) are
synchronous and are controlled by a positive-edge-triggered clock
input (CK). Output enable (G) and power down control (ZZ) are
asynchronous inputs. Burst cycles can be initiated with either ADSP
or ADSC inputs. In Burst mode, subsequent burst addresses are
generated internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or interleave order
with the Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the user
via the FT mode . Holding the FT mode pin low places the RAM in
Flow Through mode, causing output data to bypass the Data Output
Register. Holding FT high places the RAM in Pipeline mode,
activating the rising-edge-triggered Data Output Register.
SCD and DCD Pipelined Reads
The GS8162V72CC is an SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD SRAMs
pipeline disable commands to the same degree as read commands.
SCD SRAMs pipeline deselect commands one stage less than read
commands. SCD RAMs begin turning off their outputs immediately
after the deselect command has been captured in the input registers.
DCD RAMs hold the deselect command for one full cycle and then
begin turning off their outputs just after the second rising edge of
clock. The user may configure this SRAM for either mode of
operation using the SCD mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable (BW)
input combined with one or more individual byte write signals (Bx).
In addition, Global Write (GW) is available for writing all bytes at one
time, regardless of the Byte Write control inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low) for
multi-drop bus applications and normal drive strength (ZQ floating or
high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High) of
the ZZ signal, or by stopping the clock (CK). Memory data is retained
during Sleep mode.
Core and Interface Voltages
The GS8162V72CC operates on a 1.8 V power supply. All input are
1.8 V compatible. Separate output power (VDDQ) pins are used to
decouple output noise from the internal circuits and are 1.8 V
compatible.
Parameter Synopsis
-333
-300
-250
-200
-150
Unit
Pipeline
3-1-1-1
tKQ
tCycle
2.8
3.0
2.8
3.3
3.0
4.0
3.0
5.0
3.8
6.7
ns
ns
Curr
545
495
425
345
270
mA
Flow Through
2-1-1-1
tKQ
tCycle
4.5
4.5
5.0
5.0
5.5
5.5
6.5
6.5
7.5
7.5
ns
ns
Curr
380
345
315
275
250
mA


Podobny numer części - GS8162V72CGC-333I

ProducentNumer częściArkusz danychSzczegółowy opis
logo
GSI Technology
GS816218 GSI-GS816218 Datasheet
618Kb / 31P
   1M x 18, 512K x 36 18Mb S/DCD Sync Burst SRAMs
GS816218B GSI-GS816218B Datasheet
1Mb / 41P
   1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816218B-133 GSI-GS816218B-133 Datasheet
1Mb / 41P
   1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816218B-133I GSI-GS816218B-133I Datasheet
1Mb / 41P
   1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS816218B-150 GSI-GS816218B-150 Datasheet
1Mb / 41P
   1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
More results

Podobny opis - GS8162V72CGC-333I

ProducentNumer częściArkusz danychSzczegółowy opis
logo
GSI Technology
GS816273C GSI-GS816273C Datasheet
516Kb / 25P
   256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816273CC GSI-GS816273CC Datasheet
1Mb / 28P
   256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816272CC GSI-GS816272CC Datasheet
868Kb / 31P
   256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816272CC-V GSI-GS816272CC-V Datasheet
1Mb / 29P
   256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816273CC-250V GSI-GS816273CC-250V Datasheet
1Mb / 28P
   256K x 72 18Mb S/DCD Sync Burst SRAMs
GS816272C GSI-GS816272C Datasheet
1Mb / 31P
   256K x 72 18Mb Sync Burst SRAMs
GS816218 GSI-GS816218 Datasheet
618Kb / 31P
   1M x 18, 512K x 36 18Mb S/DCD Sync Burst SRAMs
GS816218B GSI-GS816218B Datasheet
1Mb / 41P
   1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
GS882V37AB GSI-GS882V37AB Datasheet
623Kb / 28P
   256K x 36 9Mb SCD/DCD Sync Burst SRAMs
GS88418B GSI-GS88418B Datasheet
800Kb / 25P
   512K x 18, 256K x 36 8Mb S/DCD Sync Burst SRAMs
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29


Arkusz danych Pobierz

Go To PDF Page


Link URL




Polityka prywatności
ALLDATASHEET.PL
Czy Alldatasheet okazała się pomocna?  [ DONATE ] 

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Linki   |   Lista producentów
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com