Zakładka z wyszukiwarką danych komponentów
  Polish  ▼
ALLDATASHEET.PL

X  

AD641-EB Arkusz danych(PDF) 7 Page - Analog Devices

Numer części AD641-EB
Szczegółowy opis  250 MHz Demodulating Logarithmic Amplifier
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Producent  AD [Analog Devices]
Strona internetowa  http://www.analog.com
Logo AD - Analog Devices

AD641-EB Arkusz danych(HTML) 7 Page - Analog Devices

Back Button AD641-EB Datasheet HTML 3Page - Analog Devices AD641-EB Datasheet HTML 4Page - Analog Devices AD641-EB Datasheet HTML 5Page - Analog Devices AD641-EB Datasheet HTML 6Page - Analog Devices AD641-EB Datasheet HTML 7Page - Analog Devices AD641-EB Datasheet HTML 8Page - Analog Devices AD641-EB Datasheet HTML 9Page - Analog Devices AD641-EB Datasheet HTML 10Page - Analog Devices AD641-EB Datasheet HTML 11Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 16 page
background image
REV. C
AD641
–7–
Transistors Q3 through Q6 form the full wave detector, whose
output is buffered by the cascodes Q9 and Q10. For zero input
Q3 and Q5 conduct only a small amount (a total of about 32
µA)
of the 565
µA tail currents supplied to pairs Q3–Q4 and Q5–Q6.
This “pedestal” current flows in output cascode Q9 to the LOG
OUT node (Pin 14). When driven to the peak output of the
preceding stage, Q3 or Q5 (depending on signal polarity) con-
ducts most of the tail current, and the output rises to 532
µA.
The LOG OUT current has thus changed by 500
µA as the
input has changed from zero to its maximum value. Since the
detectors are spaced at 10 dB intervals, the output increases by
50
µA/dB, or 1 mA per decade. This scaling parameter is trimmed
to absolute accuracy using a 2 kHz square wave. At frequencies
near the system bandwidth, the slope is reduced due to the
reduced output of the limiter stages, but it is still relatively in-
sensitive to temperature variations so that a simple external
slope adjustment can restore scaling accuracy.
The intercept position bias generator (Figure 17) removes the
pedestal current from the summed detector outputs. It is ad-
justed during manufacture such that the output (flowing into
Pin 14) is 1 mA when a 2 kHz square-wave input of exactly
±10 mV is applied to the AD641. This places the dc intercept at
precisely 1 mV. The LOG COM output (Pin 13) is the comple-
ment of LOG OUT. It also has a 1 mV intercept, but with an
inverted slope of –1 mA/decade. Because its pedestal is very
large (equivalent to about 100 dB), its intercept voltage is not
guaranteed. The intercept positioning currents include a special
internal temperature compensation (ITC) term which can be
disabled by connecting Pin 8 to ground.
The logarithmic function of the AD641 is absolutely calibrated
to within
±0.3 dB (or ±15 µA) for 2 kHz square-wave inputs of
±1 mV to ±100 mV, and to within ±1 dB between ±750 µV and
±200 mV. Figure 18 is a typical plot of the dc transfer function,
2.5
–0.5
1000.0
0.5
0
1.0
0.1
1.0
1.5
2.0
100.0
10.0
INPUT VOLTAGE – mV
2
1
0
–1
–2
3
–55 C
+125 C
+25 C
+125 C
–55 C
+25 C
Figure 18. Logarithmic Output and Absolute Error vs. DC
or Square Wave Input at TA = –55°C, +25°C, and +125°C,
Input Direct to Pins 1 and 20
2.5
–0.5
10000
0.5
0
10
0.1
1.0
1.5
2.0
1000
100
INPUT VOLTAGE – mV
1
0
–1
–2
+25 C
–55 C
+85 C
+125 C
Figure 19. Logarithmic Output and Absolute Error vs. DC
or Square Wave Input at TA = –55°C, +25°C, +85°C and
+125
°C. Input via On-Chip Attenuator
showing the outputs at temperatures of –55
°C, +25°C and
+125
°C. While the slope and intercept are seen to be little af-
fected by temperature, there is a lateral shift in the end points of
the “linear” region of the transfer function, which reduces the
effective dynamic range.
The on chip attenuator can be used to handle input levels 20 dB
higher, that is, from
±7.5 mV to ±2 V for dc or square wave
inputs. It is specially designed to have a positive temperature
coefficient and is trimmed to position the intercept at 10 mV dc
(or –24 dBm for a sinusoidal input) over the full temperature
range. When using the attenuator the internal bias compensa-
tion should be disabled by grounding Pin 8. Figure 19 shows
the output at –55
°C, +25°C, +85°C and +125°C for a single,
AD641 with the attenuator in use; the curves overlap almost
perfectly, and the lateral shift in the transfer function does not
occur. Therefore, the full dynamic range is available at all
temperatures.
The output of the final limiter is available in differential form at
Pins 10 and 11. The output impedance is 75
Ω to ground from
either pin. For most input levels, this output will appear to have
roughly a square waveform. The signal path may be extended
using these outputs (see OPERATION OF CASCADED
AD641s). The logarithmic outputs from two or more AD641s
can be directly summed with full accuracy.
A pair of 1 k
Ω applications resistors, RG1 and RG2 (Figure 17)
are accessed via Pins 15, 16 and 17. These can be used to con-
vert an output current to a voltage, with a slope of 1 V/decade
(using one resistor), 2 V/decade (both resistors in series) or
0.5 V/decade (both in parallel). Using all the resistors from two
AD641s (for example, in a cascaded configuration) ten slope
options from 0.25 V to 4 V/decade are available.


Podobny numer części - AD641-EB

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
AD641 AD-AD641 Datasheet
320Kb / 17P
   250 MHz Demodulating Logarithmic Amplifier
AD6411 AD-AD6411 Datasheet
112Kb / 11P
   DECT RF Transceiver
REV. 0
AD6411AST AD-AD6411AST Datasheet
112Kb / 11P
   DECT RF Transceiver
REV. 0
AD6411 AD-AD6411_15 Datasheet
116Kb / 11P
   DECT RF Transceiver
REV. 0
AD641ANZ AD-AD641ANZ Datasheet
320Kb / 17P
   250 MHz Demodulating Logarithmic Amplifier
More results

Podobny opis - AD641-EB

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
AD641 AD-AD641_15 Datasheet
260Kb / 16P
   250 MHz Demodulating Logarithmic Amplifier
REV. C
AD641 AD-AD641_16 Datasheet
320Kb / 17P
   250 MHz Demodulating Logarithmic Amplifier
AD640 AD-AD640 Datasheet
278Kb / 16P
   DC-Coupled Demodulating 120 MHz Logarithmic Amplifier
REV. C
AD640 AD-AD640_15 Datasheet
240Kb / 16P
   DC-Coupled Demodulating 120 MHz Logarithmic Amplifier
REV. C
AD640JPZ AD-AD640JPZ Datasheet
240Kb / 16P
   DC-Coupled Demodulating 120 MHz Logarithmic Amplifier
REV. C
AD640 AD-AD640_16 Datasheet
417Kb / 19P
   DC-Coupled Demodulating 120 MHz Logarithmic Amplifier
AD8309ARUZ AD-AD8309ARUZ Datasheet
315Kb / 20P
   5 MHz??00 MHz 100 dB Demodulating Logarithmic Amplifier
REV. B
AD8309 AD-AD8309 Datasheet
311Kb / 20P
   5 MHz.500 MHz 100 dB Demodulating Logarithmic Amplifier with Limiter Output
REV. B
AD606 AD-AD606 Datasheet
448Kb / 12P
   50 MHz, 80 dB Demodulating Logarithmic Amplifier with Limiter Output
REV. B
AD606 AD-AD606_15 Datasheet
452Kb / 12P
   50 MHz, 80 dB Demodulating Logarithmic Amplifier with Limiter Output
REV. B
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


Arkusz danych Pobierz

Go To PDF Page


Link URL




Polityka prywatności
ALLDATASHEET.PL
Czy Alldatasheet okazała się pomocna?  [ DONATE ] 

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Linki   |   Lista producentów
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com