Zakładka z wyszukiwarką danych komponentów
  Polish  ▼
ALLDATASHEET.PL

X  

ADN4664 Arkusz danych(PDF) 9 Page - Analog Devices

Numer części ADN4664
Szczegółowy opis  LVDS and M-LVDS Circuit Implementation Guide
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Producent  AD [Analog Devices]
Strona internetowa  http://www.analog.com
Logo AD - Analog Devices

ADN4664 Arkusz danych(HTML) 9 Page - Analog Devices

Back Button ADN4664 Datasheet HTML 4Page - Analog Devices ADN4664 Datasheet HTML 5Page - Analog Devices ADN4664 Datasheet HTML 6Page - Analog Devices ADN4664 Datasheet HTML 7Page - Analog Devices ADN4664 Datasheet HTML 8Page - Analog Devices ADN4664 Datasheet HTML 9Page - Analog Devices ADN4664 Datasheet HTML 10Page - Analog Devices ADN4664 Datasheet HTML 11Page - Analog Devices ADN4664 Datasheet HTML 12Page - Analog Devices  
Zoom Inzoom in Zoom Outzoom out
 9 / 12 page
background image
Application Note
AN-1177
Rev. 0 | Page 9 of 12
part-to-part skew is the greater of these differences (in the case
of Figure 18, the difference between the fastest and slowest tPHL).
INPUT
ACTUAL
OUTPUT
ACTUAL
OUTPUT
(2ND)
ACTUAL
OUTPUT
(3RD)
ACTUAL
OUTPUT
(4TH)
tPLH(FAST)
tPHL(FAST)
tPHL(SLOW)
tPLH(SLOW)
tPLH(SLOW)
tPLH(FAST)
tPHL(SLOW)
tPHL(FAST)
CHANNEL-TO-CHANNEL
OR PART-TO-PART SKEW
(
tPHL(SLOW) tPHL(FAST)
>
tPLH(SLOW) tPLH(FAST))
D–
D+
D–
D+
D–
D+
D–
D+
D–
D+
Figure 18. Waveforms Illustrating Channel-to-Channel or Part-to-Part Skew
Both channel-to-channel skew and part-to-part skew result in
parallel data channels received out of phase relative to each
other, even if they were synchronized at the transmitting end.
This can cause difficulties in sampling across multiple channels.
DATA ENCODING AND SYNCHRONIZATION
The challenges for LVDS timing stem not only from the
high speed transmission, but also from the data encoding.
In many LVDS applications, in order to increase bandwidth,
multiple parallel LVDS channels are used to transmit data.
The transmitter must synchronize data transmitted on these
channels and the receiver needs to sample each channel at the
appropriate point so that data can be received at the same time
across channels.
In LVDS applications using few channels, serial data is typically
transmitted and at higher speeds. The high speed requires the
receiving device to synchronize quickly with the incoming data
stream, and, in addition to accurately sampling each bit, the
receiving device needs to detect frames of data in the incoming
bit stream.
To help the receiving device synchronize with the received data,
a clock may be transmitted with the data channels. This is
described as source-synchronous data transmission. There are
several methods of transmitting the clock with the data. The
clock may be transmitted as a parallel channel, with the clock
period corresponding to one data bit (single data rate, SDR)
or two data bits (double data rate, DDR). For serial LVDS
transmission, a frame clock may also be transmitted. An
example of ADC source-synchronous LVDS outputs for SDR
and DDR is shown in Figure 19.
SAMPLE N
SAMPLE N + 2
SAMPLE N + 1
CLK+
SAMPLE N – 7
BIT 0 (LSB)
BIT 0
(LSB)
BIT 5
BIT 0
(LSB)
BIT 5
BIT 9
(MSB)
BIT 4
BIT 9
(MSB)
BIT 4
SAMPLE N – 7
SAMPLE N – 6
BIT 0 (LSB)
CLK–
DCO+
DCO–
D0+
D0–
SAMPLE N – 7
BIT 9 (MSB)
SAMPLE N – 6
BIT 9 (MSB)
D9+
D9–
ANALOG
INPUT
INTERNAL CLOCK:
LVDS OUTPUTS:
SDR
(10 CHs)
DDR
(5 CHs)
D0/D5+
D0/D5–
D4/D9+
D4/D9–
SAMPLE N – 6
Figure 19. ADC input and Source-Synchronous LVDS Output Waveforms
An alternative to dedicated clock channels is to embed the clock
with the data. With the embedded clock method, fixed bits are
inserted into the data stream, allowing a receiving node to
detect these bits and synchronize with the incoming data.
Channel-to-channel and part-to-part skew can be compensated
for when received by modern FPGAs, using a scheme termed
dynamic phase adjustment (DPA). The FPGA generates
multiple phases of the received source-synchronous clock and
matches each data channel to the best clock phase for sampling.
If DPA is not available, then a strict timing budget must be
adhered to. There must be a time interval remaining after
transmitter channel-to-channel skew and the sampling time
are subtracted from the bit period. This interval is termed the
receiver skew margin. The transmitter channel-to-channel skew
includes the skew across channels due to the transmitting node,
the skew due to the medium and the clock skew relative to
the data.


Podobny numer części - ADN4664

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
ADN4664 AD-ADN4664 Datasheet
284Kb / 12P
   Dual, 3 V, CMOS, LVDS Differential Line Receiver
Rev. 0
ADN4664BRZ AD-ADN4664BRZ Datasheet
284Kb / 12P
   Dual, 3 V, CMOS, LVDS Differential Line Receiver
Rev. 0
ADN4664BRZ-REEL7 AD-ADN4664BRZ-REEL7 Datasheet
284Kb / 12P
   Dual, 3 V, CMOS, LVDS Differential Line Receiver
Rev. 0
More results

Podobny opis - ADN4664

ProducentNumer częściArkusz danychSzczegółowy opis
logo
National Semiconductor ...
DS91D176 NSC-DS91D176 Datasheet
602Kb / 13P
   Multipoint-LVDS (M-LVDS) Transceivers
logo
Texas Instruments
PCI2250PCM TI1-PCI2250PCM Datasheet
64Kb / 16P
[Old version datasheet]   Implementation Guide
logo
National Semiconductor ...
DS91D180 NSC-DS91D180 Datasheet
607Kb / 13P
   Multipoint LVDS (M-LVDS) Line Driver/Receiver
logo
Analog Devices
AN-960 AD-AN-960 Datasheet
252Kb / 12P
   RS-485/RS-422 CIRCUIT IMPLEMENTATION GUIDE
REV. 0
logo
Maxim Integrated Produc...
MAX9176 MAXIM-MAX9176 Datasheet
245Kb / 14P
   670MHz LVDS-to-LVDS and Anything-to-LVDS 2:1 Multiplexers
Rev 0; 1/03
logo
Texas Instruments
SN65MLVD2 TI-SN65MLVD2 Datasheet
340Kb / 17P
[Old version datasheet]   SINGLE M-LVDS RECEIVERS
logo
Maxim Integrated Produc...
MAX9174 MAXIM-MAX9174 Datasheet
268Kb / 14P
   670MHz LVDS-to-LVDS and Anything-to-LVDS 1:2 Splitters
Rev 0; 4/03
MAX9169 MAXIM-MAX9169 Datasheet
291Kb / 19P
   4-Port LVDS and LVTTL-to-LVDS Repeaters
19-2616; Rev 0; 10/02
logo
National Semiconductor ...
DS91M125 NSC-DS91M125 Datasheet
380Kb / 12P
   125 MHz 1:4 M-LVDS Repeater with LVDS Input
logo
Texas Instruments
DS91M125 TI1-DS91M125_13 Datasheet
770Kb / 17P
[Old version datasheet]   125 MHz 1:4 M-LVDS Repeater with LVDS Input
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


Arkusz danych Pobierz

Go To PDF Page


Link URL




Polityka prywatności
ALLDATASHEET.PL
Czy Alldatasheet okazała się pomocna?  [ DONATE ] 

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Linki   |   Lista producentów
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com