Zakładka z wyszukiwarką danych komponentów
  Polish  ▼
ALLDATASHEET.PL

X  

AD974AN Arkusz danych(PDF) 10 Page - Analog Devices

Numer części AD974AN
Szczegółowy opis  4-Channel, 16-Bit, 200 kSPS Data Acquisition System
Download  20 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Producent  AD [Analog Devices]
Strona internetowa  http://www.analog.com
Logo AD - Analog Devices

AD974AN Arkusz danych(HTML) 10 Page - Analog Devices

Back Button AD974AN Datasheet HTML 6Page - Analog Devices AD974AN Datasheet HTML 7Page - Analog Devices AD974AN Datasheet HTML 8Page - Analog Devices AD974AN Datasheet HTML 9Page - Analog Devices AD974AN Datasheet HTML 10Page - Analog Devices AD974AN Datasheet HTML 11Page - Analog Devices AD974AN Datasheet HTML 12Page - Analog Devices AD974AN Datasheet HTML 13Page - Analog Devices AD974AN Datasheet HTML 14Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 20 page
background image
REV. A
AD974
–10–
EXTERNAL DISCONTINUOUS CLOCK DATA READ
DURING CONVERSION WITH SYNC OUTPUT
GENERATED
Figure 7 illustrates the method by which data from conversion
“n-1” can be read during conversion “n” while using a discon-
tinuous external clock, with the generation of a SYNC output.
What permits the generation of a SYNC output is a transition of
DATACLK while either
CS is High or while both CS and R/C
are low. In Figure 7 a conversion is initiated by taking R/
C low
with
CS tied low. While this condition exists a transition of
DATACLK, clock pulse #0, will enable the generation of a
SYNC pulse. Less then 83 ns after R/
C is taken low the BUSY
output will go low to indicate that the conversion process has
begun. Figure 7 shows R/
C then going high and after a delay of
greater than 15 ns (t15) clock pulse #1 can be taken high to
request the SYNC output. The SYNC output will appear ap-
proximately 40 ns after this rising edge and will be valid on the
falling edge of clock pulse #1 and the rising edge of clock pulse
#2. The MSB will be valid approximately 40 ns after the rising
edge of clock pulse #2 and can be latched off either the falling
edge of clock pulse #2 or the rising edge of clock pulse #3. The
LSB will be valid on the falling edge of clock pulse #17 and the
rising edge of clock pulse #18.
Data should be clocked out during the first half of
BUSY to
avoid degrading conversion performance. This requires use of a
10 MHz DATACLK or greater, with data being read out as
soon as the conversion process begins.
t12
EXT
DATACLK
R/
C
BUSY
SYNC
DATA
0
t13
t14
t15
t15
t22
t20
t1
t2
t17
t12
t18
t18
BIT 15
(MSB)
BIT 14
BIT 0
(LSB)
1234
17
18
Figure 7. Conversion and Read Timing for Reading Previous Conversion Results During a Conversion
Using External Discontinuous Data Clock (EXT/
INT Set to Logic High, CS Set to Logic Low)


Podobny numer części - AD974AN

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
AD974AN AD-AD974AN Datasheet
202Kb / 20P
   4-Channel, 16-Bit, 200 kSPS Data Acquisition System
REV. A
AD974AN AD-AD974AN Datasheet
237Kb / 21P
   4-Channel, 16-Bit, 200 kSPS Data Acquisition System
More results

Podobny opis - AD974AN

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
AD974 AD-AD974 Datasheet
202Kb / 20P
   4-Channel, 16-Bit, 200 kSPS Data Acquisition System
REV. A
AD974 AD-AD974_15 Datasheet
206Kb / 20P
   4-Channel, 16-Bit, 200 kSPS Data Acquisition System
REV. A
AD974 AD-AD974_17 Datasheet
237Kb / 21P
   4-Channel, 16-Bit, 200 kSPS Data Acquisition System
AD1362 AD-AD1362 Datasheet
431Kb / 8P
   16-Channel,12-Bit Data Acquisition System
REV. A
logo
API Technologies Corp
HS9403 APITECH-HS9403 Datasheet
3Mb / 4P
   16-Channel, 12-Bit Data Acquisition System
logo
Analog Devices
AD1362 AD-AD1362_15 Datasheet
437Kb / 8P
   16 Channel 12 Bit Data Acquisition System
REV. A
AD8401 AD-AD8401_15 Datasheet
228Kb / 12P
   8-Bit, 4-Channel Data Acquisition System
REV. 0
AD8401 AD-AD8401 Datasheet
225Kb / 12P
   8-Bit, 4-Channel Data Acquisition System
REV. 0
AD363 AD-AD363 Datasheet
682Kb / 8P
   Complete 16-Channel,12-Bit Data Acquisition System
ADAS3023 AD-ADAS3023 Datasheet
617Kb / 32P
   16-Bit, 8-Channel Simultaneous Sampling Data Acquisition System
REV. 0
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20


Arkusz danych Pobierz

Go To PDF Page


Link URL




Polityka prywatności
ALLDATASHEET.PL
Czy Alldatasheet okazała się pomocna?  [ DONATE ] 

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Linki   |   Lista producentów
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com