Zakładka z wyszukiwarką danych komponentów
  Polish  ▼
ALLDATASHEET.PL

X  

AD7796 Arkusz danych(PDF) 5 Page - Analog Devices

Numer części AD7796
Szczegółowy opis  Low Power, 16-/24-Bit Sigma-Delta ADC
Download  24 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Producent  AD [Analog Devices]
Strona internetowa  http://www.analog.com
Logo AD - Analog Devices

AD7796 Arkusz danych(HTML) 5 Page - Analog Devices

  AD7796_15 Datasheet HTML 1Page - Analog Devices AD7796_15 Datasheet HTML 2Page - Analog Devices AD7796_15 Datasheet HTML 3Page - Analog Devices AD7796_15 Datasheet HTML 4Page - Analog Devices AD7796_15 Datasheet HTML 5Page - Analog Devices AD7796_15 Datasheet HTML 6Page - Analog Devices AD7796_15 Datasheet HTML 7Page - Analog Devices AD7796_15 Datasheet HTML 8Page - Analog Devices AD7796_15 Datasheet HTML 9Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 5 / 24 page
background image
AD7796/AD7797
Rev. A | Page 5 of 24
TIMING CHARACTERISTICS
AVDD = 2.7 V to 5.25 V, DVDD = 2.7 V to 5.25 V, GND = 0 V, Input Logic 0 = 0 V, Input Logic 1 = DVDD, unless otherwise noted.
Table 2.
Parameter1, 2
Limit at TMIN, TMAX (B Version)
Unit
Conditions/Comments
t3
100
ns min
SCLK high pulse width
t4
100
ns min
SCLK low pulse width
Read Operation
t1
0
ns min
CS falling edge to DOUT/RDY active time
60
ns max
DVDD = 4.75 V to 5.25 V
80
ns max
DVDD = 2.7 V to 3.6 V
t23
0
ns min
SCLK active edge to data valid delay4
60
ns max
DVDD = 4.75 V to 5.25 V
80
ns max
DVDD = 2.7 V to 3.6 V
t55, 6
10
ns min
Bus relinquish time after CS inactive edge
80
ns max
t6
0
ns min
SCLK inactive edge to CS inactive edge
t7
10
ns min
SCLK inactive edge to DOUT/RDY high
Write Operation
t8
0
ns min
CS falling edge to SCLK active edge setup time4
t9
30
ns min
Data valid to SCLK edge setup time
t10
25
ns min
Data valid to SCLK edge hold time
t11
0
ns min
CS rising edge to SCLK edge hold time
1 Sample tested during initial release to ensure compliance. All input signals are specified with tR = tF = 5 ns (10% to 90% of DVDD) and timed from a voltage level of 1.6 V.
2 See Figure 3 and Figure 4.
3 These numbers are measured with the load circuit of Figure 2 and defined as the time required for the output to cross the VOL or VOH limits.
4 SCLK active edge is falling edge of SCLK.
5 These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of Figure 2. The measured number is then
extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the true bus
relinquish times of the parts and, as such, are independent of external bus loading capacitances.
6
RDY returns high after a read of the ADC. In single conversion mode and continuous conversion mode, the same data can be read again, if required, while RDY is high.
Care should be taken to ensure that subsequent reads do not occur close to the next output update. In continuous read mode, the digital word can be read only once.
ISINK (1.6mA WITH DVDD =5V,
100µAWITHDVDD =3V)
ISOURCE (200µA WITH DVDD =5V,
100µAWITHDVDD =3V)
1.6V
TO
OUTPUT
PIN
50pF
Figure 2. Load Circuit for Timing Characterization


Podobny numer części - AD7796_15

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
AD7796 AD-AD7796_17 Datasheet
478Kb / 24P
   Sigma-Delta ADC for Bridge Sensors Low Power
More results

Podobny opis - AD7796_15

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Analog Devices
AD7797 AD-AD7797_15 Datasheet
561Kb / 24P
   Low Power, 16-/24-Bit Sigma-Delta ADC
REV. A
AD7171 AD-AD7171 Datasheet
284Kb / 16P
   16-Bit Low Power Sigma-Delta ADC
REV. 0
AD7171 AD-AD7171_17 Datasheet
313Kb / 17P
   16-Bit, Low Power, Sigma-Delta ADC
AD7791 AD-AD7791_17 Datasheet
525Kb / 21P
   Low Power, Buffered 24-Bit Sigma-Delta ADC
AD7791 AD-AD7791 Datasheet
308Kb / 20P
   Low Power, Buffered 24-Bit Sigma-Delta ADC
REV. 0
logo
List of Unclassifed Man...
PXIE-9529 ETC2-PXIE-9529 Datasheet
199Kb / 1P
   24-Bit Sigma-Delta ADC
logo
Core Technology (Shenzh...
CS1242 CHIPSEA-CS1242 Datasheet
709Kb / 29P
   24-bit Sigma-Delta ADC
CS1231 CHIPSEA-CS1231 Datasheet
674Kb / 21P
   24-bit Sigma-Delta ADC
CS1232 CHIPSEA-CS1232 Datasheet
685Kb / 23P
   24-bit Sigma-Delta ADC
CS1237 CHIPSEA-CS1237 Datasheet
604Kb / 19P
   24-bit Sigma-Delta ADC
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24


Arkusz danych Pobierz

Go To PDF Page


Link URL




Polityka prywatności
ALLDATASHEET.PL
Czy Alldatasheet okazała się pomocna?  [ DONATE ] 

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Linki   |   Lista producentów
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com