Zakładka z wyszukiwarką danych komponentów |
|
ADuM4151BRIZ Arkusz danych(PDF) 9 Page - Analog Devices |
|
ADuM4151BRIZ Arkusz danych(HTML) 9 Page - Analog Devices |
9 / 22 page Data Sheet ADuM4151/ADuM4152/ADuM4153 ELECTRICAL CHARACTERISTICS—MIXED 3.3 V/5 V OPERATION All typical specifications are at TA = 25°C, VDD1 = 3.3 V, and VDD2 = 5 V. Minimum and maximum specifications apply over the entire recommended operation range: 3.0 V ≤ VDD1 ≤ 3.6 V, 4.5 V ≤ VDD2 ≤ 5.5 V, and −40°C ≤ TA ≤ +125°C, unless otherwise noted. Switching specifications are tested with CL =15 pF and CMOS signal levels, unless otherwise noted. Table 10. Switching Specifications Parameter Symbol A Grade B Grade Unit Test Conditions/Comments Min Typ Max Min Typ Max MCLK, MO, SO SPI Clock Rate SPIMCLK 1 15.6 MHz Data Rate Fast (MO, SO) DRFAST 2 34 Mbps Within PWD limit Propagation Delay tPHL, tPLH 27 16 ns 50% input to 50% output Pulse Width PW 100 12.5 ns Within PWD limit Pulse Width Distortion PWD 3 3 ns |tPLH − tPHL| Codirectional Channel Matching1 tPSKCD 5 2 ns Jitter, High Speed JHS 1 1 ns MSS Data Rate Fast DRFAST 2 34 Mbps Within PWD limit Propagation Delay tPHL, tPLH 27 27 ns 50% input to 50% output Pulse Width PW 100 12.5 ns Within PWD limit Pulse Width Distortion PWD 2 3 ns |tPLH − tPHL| Setup Time2 MSSSETUP 1.5 10 ns Jitter, High Speed JHS 1 1 ns VIA, VIB, VIC Data Rate DRSLOW 250 250 kbps Within PWD limit Propagation Delay tPHL, tPLH 0.1 2.6 0.1 2.6 µs 50% input to 50% output Pulse Width PW 4 4 µs Within PWD limit Jitter, Low Speed JLS 2.5 2.5 µs |tPLH − tPHL| VIx3 Minimum Input Skew4 tVIx SKEW3 10 10 ns 1 Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier. 2 The MSS signal is glitch filtered in both speed grades, whereas the other fast signals are not glitch filtered in the B grade. To guarantee that MSS reaches the output ahead of another fast signal, it must be set up prior to the competing signal by different times depending on speed grade. 3 VIx = VIA, VIB, or VIC. 4 An internal asynchronous clock not available to users samples the low speed signals. If edge sequence in codirectional channels is critical to the end application, the leading pulse must be at least 1 tVIx SKEW time ahead of a later pulse to guarantee the correct order or simultaneous arrival at the output. Table 11. Supply Current Device Number Symbol 1 MHz, A Grade/B Grade 17 MHz, B Grade Unit Test Conditions/Comments Min Typ Max Min Typ Max ADuM4151 IDD1 2.8 7 10.5 18 mA CL = 0 pF, low speed channels IDD2 6.0 10.5 13.0 23 mA CL = 0 pF, low speed channels ADuM4152 IDD1 3.5 6.5 11.7 18 mA CL = 0 pF, low speed channels IDD2 6.5 10.5 13.4 22.5 mA CL = 0 pF, low speed channels ADuM4153 IDD1 2.8 6.5 11.7 18 mA CL = 0 pF, low speed channels IDD2 6.0 10.5 13.4 21 mA CL = 0 pF, low speed channels Rev. A | Page 9 of 22 |
Podobny numer części - ADuM4151BRIZ |
|
Podobny opis - ADuM4151BRIZ |
|
|
Link URL |
Polityka prywatności |
ALLDATASHEET.PL |
Czy Alldatasheet okazała się pomocna? [ DONATE ] |
O Alldatasheet | Reklama | Kontakt | Polityka prywatności | Linki | Lista producentów All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |