Zakładka z wyszukiwarką danych komponentów
  Polish  ▼
ALLDATASHEET.PL

X  

TP3404V Arkusz danych(PDF) 4 Page - National Semiconductor (TI)

[Old version datasheet] Texas Instruments acquired National semiconductor.
Numer części TP3404V
Szczegółowy opis  Quad Digital Adapter for Subscriber Loops (QDASL)
Download  14 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Producent  NSC [National Semiconductor (TI)]
Strona internetowa  http://www.national.com
Logo NSC - National Semiconductor (TI)

TP3404V Arkusz danych(HTML) 4 Page - National Semiconductor (TI)

  TP3404V Datasheet HTML 1Page - National Semiconductor (TI) TP3404V Datasheet HTML 2Page - National Semiconductor (TI) TP3404V Datasheet HTML 3Page - National Semiconductor (TI) TP3404V Datasheet HTML 4Page - National Semiconductor (TI) TP3404V Datasheet HTML 5Page - National Semiconductor (TI) TP3404V Datasheet HTML 6Page - National Semiconductor (TI) TP3404V Datasheet HTML 7Page - National Semiconductor (TI) TP3404V Datasheet HTML 8Page - National Semiconductor (TI) TP3404V Datasheet HTML 9Page - National Semiconductor (TI) Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 14 page
background image
Pin Descriptions
Pin
Pin
Description
No
Name
1
GNDA
Analog Ground or 0V All analog signals are referenced to this pin
15
GNDD
Digital Ground 0V It must connect to GNDA with a shortest possible trace This can be done directly
underneath the part
28
VDDA
Positive power supply input to QDASL analog section It must be 5V g5%
16
VDDD
Positive power supply input to QDASL digital section It must be 5V g5% and connect to VDDA with the
shortest possible trace This can be done directly underneath the part
11
FS
Frame Sync input this signal is the 8 kHz clock which defines the start of the transmit and receive frames at the
digital interfaces
9
MCLK
This pin is the 4096 MHz Master Clock input which requires a CMOS logic level clock from a stable source
MCLK must be synchronous with BCLK
10
BCLK
Bit Clock logic input which determines the data shift rate for B and D channel data at the BI BO DI and DO
pins BCLK may be any multiple of 8 kHz from 256 kHz to 4096 MHz but must be synchronous with MCLK
12
BI
Time-division multiplexed input for B1 and B2 channel data to be transmitted to the 4 lines Data on this pin is
shifted in on the failing edge of BCLK into the B1 and B2 channels during the selected transmit time-slots
13
BO
Time-division multiplexed receive data output bus B1 and B2 channel data from all 4 lines is shifted out on the
rising edge of BCLK on this pin during the assigned receive time-slots At all other times this output is
TRI-STATE (high impedance)
14
TSB
This pin is an open-drain output which is normally high impedance but pulls low during any active B channel
receive time slots at the BO pin
7
DI
Time-division multiplexed input for D channel data to be transmitted to the 4 lines Data on this pin is shifted in
on the failing edge of BCLK into the D channel during the selected transmit sub-time-slots
8
DO
Time-division multiplexed output for D channel data received from the 4 lines Data on this pin is shifted out on
the rising edge of BCLK during the selected receive sub-time-slot
19
CCLK
Microwire Control Clock input This clock shifts serial control information into CI and out from CO when the CS
input is low depending on the current instruction CCLK may be asynchronous with the other system clocks
21
CI
Control data Input Serial control information is shifted into the QDASL on this pin on the rising edges of CCLK
when CS is low
17
INT
Interrupt request output a latched output signal which is normally high impedance and goes low to indicate a
change of status of any of the 4 loop transmission systems This latch is cleared when the Status Register is
read by the microprocessor Bipolar Violation does not effect this output
20
CO
Control data Output Serial controlstatus information is shifted out from the QDASL on this pin on the falling
edges of CCLK when CS is low
18
CS
Chip Select input When this pin is pulled low the Microwire interface is enabled to allow control information to
be written in to and out from the device via the CI and CO ins When high this pin inhibits the Microwire
interface
4
Lo0
Line driver transmit outputs for the 4 transmission channels Each output is an amplifier intended to drive a
transformer
3
Lo1
26
Lo2
25
Lo3
5
Li0
Line receive amplifier inputs for the 4 transmission channels Each Li pin is a self-biased high impedance input
which should be connected to the transformer via the recommended line interface circuit
2
Li1
27
Li2
24
Li3
4


Podobny numer części - TP3404V

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Texas Instruments
TP3404V/63SN TI1-TP3404V/63SN Datasheet
397Kb / 19P
[Old version datasheet]   TP3404 Quad Digital Adapter for Subscriber Loops (QDASL)
TP3404V/NOPB TI1-TP3404V/NOPB Datasheet
397Kb / 19P
[Old version datasheet]   TP3404 Quad Digital Adapter for Subscriber Loops (QDASL)
More results

Podobny opis - TP3404V

ProducentNumer częściArkusz danychSzczegółowy opis
logo
Texas Instruments
TP3404 TI1-TP3404_14 Datasheet
397Kb / 19P
[Old version datasheet]   TP3404 Quad Digital Adapter for Subscriber Loops (QDASL)
TP3401 TI1-TP3401_12 Datasheet
233Kb / 17P
[Old version datasheet]   DASL Digital Adapter for Subscriber Loops
logo
National Semiconductor ...
TP3406 NSC-TP3406 Datasheet
234Kb / 16P
   DASL Digital Adapter for Subscriber Loops
TP3401 NSC-TP3401 Datasheet
249Kb / 16P
   DASL Digital Adapter for Subscriber Loops
logo
Agilent(Hewlett-Packard...
HDMP-0450 HP-HDMP-0450 Datasheet
269Kb / 10P
   Quad Port Bypass Circuit for Fibre Channel Arbitrated Loops
HDMP-0440 HP-HDMP-0440 Datasheet
271Kb / 10P
   Quad Port Bypass Circuit for Fibre Channel Arbitrated Loops
logo
List of Unclassifed Man...
CPF105C ETC1-CPF105C Datasheet
57Kb / 10P
   Asymmetric Digital Subscriber Line
logo
Advanced Micro Devices
AM79C30A AMD-AM79C30A Datasheet
1Mb / 101P
   Digital Subscriber Controller??(DSC?? Circuit
logo
Agilent(Hewlett-Packard...
HDMP-0452 HP-HDMP-0452 Datasheet
273Kb / 12P
   Quad Port Bypass Circuit with CDR for Fibre Channel Arbitrated Loops
logo
Zarlink Semiconductor I...
MT9171 ZARLINK-MT9171_06 Datasheet
553Kb / 28P
   Digital Subscriber Interface Circuit Digital Network Interface Circuit
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14


Arkusz danych Pobierz

Go To PDF Page


Link URL




Polityka prywatności
ALLDATASHEET.PL
Czy Alldatasheet okazała się pomocna?  [ DONATE ] 

O Alldatasheet   |   Reklama   |   Kontakt   |   Polityka prywatności   |   Linki   |   Lista producentów
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com